欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TSB14AA1I
英文描述: FPGA (Field-Programmable Gate Array)
中文描述: 電信提供商/數據通信
文件頁數: 15/35頁
文件大小: 224K
代理商: TSB14AA1I
3
3
Table 3-2. Base Register Field Description (Continued)
FIELD
SIZE
TYPE
DESCRIPTION
SMRST
1
R/W
State machine reset. When this bit is written to, TSB14AA1A first clears, then resets all
state machines in the PHY. This bit is self-clearing. The power-up state of this field is 0b.
SWHRST
1
R/W
Software initiate hardware reset. When this bit is set to 1, TSB14AA1A performs a reset
of the same nature as the reset caused by toggling the RESET pin on the device. This
clears all state machines and register settings to their power-on reset states. This bit is
self-clearing. The power-up state of this field is 0b.
LAST_ARB_WON_PRIORITY
4
R
Priority code of physical layer node that last won arbitration. This field contains the
priority used by the node that last won the arbitration process on the bus. It is only valid
when the E bit is 1. This field is supplied for system debug purposes. The power-up state
of this field is 0b.
DDLS
1
R/W
Drive data line state. When the M_TEST pin is asserted (high) and the ENDLS bit is set
to 1, the TSB14AA1A drives the state of the DDLS bit on the TDATA output pin of the
device. This mode of operation is for diagnostic testing only. It is not a valid 1394
operating mode and will not allow proper 1394 bus operation if connected to a 1394 bus.
The power-up state of this bit is 0b. The state of this bit is not affected by bus resets or
state machine resets. This bit is cleared upon HW or SWHRST reset.
DSLS
1
R/W
Drive strobe line state. When the M_TEST pin is asserted (high) and the ENDLS bit is
set to 1, the TSB14AA1A drives the state of the DSLS bit on the TSTRB output pin of the
device. This mode of operation is for diagnostic testing only. It is not a valid 1394
operation mode and will not allow proper 1394 bus operation if connected to a 1394 bus.
The power-up state of this bit is 0b. The state of this bit is not affected by bus resets or
state machine resets. This bit is cleared upon hardware or SWHRST reset.
ENDLS
1
R/W
Enable drive line state. When the M_TEST pin is asserted (high) and ENDLS is set to 1,
the TSB14AA1A drives the state of the DDLS bit on the TDATA output pin of the device.
It also drives the state of the DSLS bit on the TSTRB output pin of the device. This mode
of operation is for diagnostic testing only. It is not a valid 1394 operation mode and will
not allow proper 1394 bus operation if connected to a 1394 bus. The power-up state of
this bit is 0b. The state of this bit is not affected by bus resets or state machine resets.
This bit is cleared upon hardware or SWHRST reset.
TDATA
1
R
Transmitted data line state. When the E bit is 1, the line state read from this field is valid.
This bit reads 1 for a data line 1 (logical 1) being transmitted by the TSB14AA1A and 0
for a data line 0 (logical 0). The power-up state of this field is 0b. This bit is updated on a
best effort basis. TDATA is not required to be toggled with every change of the TDATA
output pin. It can be expected to be updated at least every 9 SCLKs, the length of the
register read LREQ.
TSTRB
1
R
Transmit strobe line state. When the E bit is 1, the line state read from this field is valid.
This bit reads 1 for a strobe line 1 (logical 1) being transmitted by the TSB14AA1A and 0
for a strobe line 0 (logical 0). The power-up state of this field is 0b. This bit is updated on a
best effort basis. TSTRB is not required to be toggled with every change of the TSTRB
output pin. It can be expected to be updated at least every 9 SCLKs, the length of the
register read LREQ.
TDOE
1
R
3-State output enable. When the E bit is 1, the state read from this field is valid. The
power-up state of this field is 0b. This bit is updated on a best effort basis. TDOE is not
required to be toggled with every change of the TDOE output pin. It can be expected to
be updated at least every 9 SCLKs, the length of the register read LREQ.
OCDOE
1
R
Open collector output enable. When the E bit is 1, the state read from this field is valid.
The power-up state of this field is 0b. This bit is updated on a best effort basis. OCDOE is
not required to be toggled with every change of the OCDOE output pin. It can be
expected to be updated at least every 9 SCLKs, the length of the register read LREQ.
相關PDF資料
PDF描述
TSB14AA1T FPGA (Field-Programmable Gate Array)
TSB14C01MHV IC APEX 20KE FPGA 160K 484-FBGA
TSB14C01HV 5-V IEEE 1394-1995 BACKPLANE TRANSCEIVER/ARBITER
TSB21LV03MHV IC APEX 20KE FPGA 200K 484-FBGA
TSB21LV03CHV IEEE 1394-1995 TRIPLE-CABLE TRANSCEIVER/ARBITER
相關代理商/技術參數
參數描述
TSB14AA1PFB 功能描述:1394 接口集成電路 3.3V 1-port 50/100 Mbps Backplane PHY RoHS:否 制造商:Texas Instruments 類型:Link Layer Controller 工作電源電壓: 封裝 / 箱體:LQFP 封裝:Tray
TSB14AA1PFBG4 功能描述:1394 接口集成電路 3.3V 1-port 50/100 Mbps Backplane PHY RoHS:否 制造商:Texas Instruments 類型:Link Layer Controller 工作電源電壓: 封裝 / 箱體:LQFP 封裝:Tray
TSB14AA1T 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecomm/Datacomm
TSB14AA1TPFB 功能描述:IC BACKPLANE PHY 3.3V 48-TQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 控制器 系列:- 標準包裝:4,900 系列:- 控制器類型:USB 2.0 控制器 接口:串行 電源電壓:3 V ~ 3.6 V 電流 - 電源:135mA 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:36-VFQFN 裸露焊盤 供應商設備封裝:36-QFN(6x6) 包裝:* 其它名稱:Q6396337A
TSB14C01 制造商:TI 制造商全稱:Texas Instruments 功能描述:5-V IEEE 1394-1995 BACKPLANE TRANSCEIVER/ARBITER
主站蜘蛛池模板: 白山市| 余庆县| 札达县| 新竹县| 阳城县| 耿马| 苗栗市| 祁东县| 衡山县| 集贤县| 西吉县| 洞口县| 海淀区| 东丰县| 申扎县| 武平县| 攀枝花市| 宜阳县| 玛曲县| 含山县| 南溪县| 河西区| 巴彦淖尔市| 房产| 五寨县| 临沭县| 丰都县| 扶风县| 江孜县| 甘德县| 天峻县| 潢川县| 洱源县| 若尔盖县| 信丰县| 华蓥市| 南昌县| 永丰县| 灵台县| 蓝山县| 鄂伦春自治旗|