欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): TSB14AA1I
英文描述: FPGA (Field-Programmable Gate Array)
中文描述: 電信提供商/數(shù)據(jù)通信
文件頁(yè)數(shù): 19/35頁(yè)
文件大小: 224K
代理商: TSB14AA1I
5
2
When the designer must choose a backplane transceiver logic (BTL) transceiver, the FutureBus+
transceiver SN74FB2041A [6] is recommended.
When the designer must choose a VERSA module Eurocard (VME) bus transceiver, the VME1395 is
recommended (to be released).
When the designer must choose a high speed 5-V transistor-transistor logic (TTL) transceiver, the
SN74BCT756 [7] is recommended.
Refer to application report
TSB12LV01B/TSB14AA1A Reference Schematic
[8]
and application report
TSB14AA1A/Transceivers Reference Schematic [9] for more information.
5.2
Link Selection
The system designer must select links appropriate for the TSB14AA1A and the host interface selected. The following
are requirements for the LLCs needed:
Using the TSB14AA1A at 100 Mbits/s, any 1394 cable link layer can be used.
Using the TSB14AA1A at 50 Mbits/s, it is appropriate to use the TSB12LV01B, TSB12LV32 (GP2Lynx), or
TSB12LV21B (PCILynx), depending on the host-link interface. For example:
TSB12LV01B has a 32-bit data bus and is used most appropriately with a host that has 32 or 64-bit data
bus.
TSB12LV32 is designed for interface with a Motorola-type microprocessor and should be used for an 8
or 16-bit host.
TSB12LV21B is best used if the host is the PCI bus.
It is necessary to verify that the CLK on the PHY-link interface is faster than the CLK on the link-host interface, based
on LPS low time and detecting SCLK.
5.3
Layout Recommendation
A local clock (either 98.304 MHz for S100, or 49.152 MHz for S50) is used for the synchronization of the TSB14AA1A
state machine within the PHY logic. The source of this clock must be placed as close as possible to PHY pin XI. The
greater the distance, the more the chance of interference from noise. The local clock reference signal is internally
divided to provide the clock signals used to control transmission of the outbound encoded strobe and data information
and system clock (SCLK) sent to the link layer to synchronize the PHY-link interface.
The PHY-link interface (SCLK, LREQ, CTL[0,1], and D[0,1]) must be short (less than 4 inches if practical). The signals
driven across the PHY-link interface are at 3.3 V, but are at 49.152 MHz and should be treated with due care. These
signals should also be approximately the same length. The short distance is to minimize noise coupling from other
devices and signal loss due to resistance. They should be kept the same length to reduce propagation delay
mismatches across this synchronous interface. Refer to
Recommendations for PHY Layout
[10] for more information.
The TSB14AA1A requires an external 98.304-MHz reference oscillator input for S100 operation or 49.152-MHz for
S50 operation. Because of the frequencies involved (up to 49.152 MHz system clock at 100 Mbps) the etches
propagating the DATA and STRB signal in the backplane should be treated as transmission lines.
[6]
SN74FB2041A, 7
Bit TTL/BTL Transceiver
data sheet (SCBS172J)
(7] SN74BCT756,
Octal Buffer/Driver With Open-Collector Inputs
(SCBS056B)
[8]
TSB12LV01B/TSB14AA1A Reference Schematic (SLLS465)
[9]
TSB14AA1A/Transceivers Reference Schematic
()
[10]
Recommendations for PHY Layout
(SLLA020A)
相關(guān)PDF資料
PDF描述
TSB14AA1T FPGA (Field-Programmable Gate Array)
TSB14C01MHV IC APEX 20KE FPGA 160K 484-FBGA
TSB14C01HV 5-V IEEE 1394-1995 BACKPLANE TRANSCEIVER/ARBITER
TSB21LV03MHV IC APEX 20KE FPGA 200K 484-FBGA
TSB21LV03CHV IEEE 1394-1995 TRIPLE-CABLE TRANSCEIVER/ARBITER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TSB14AA1PFB 功能描述:1394 接口集成電路 3.3V 1-port 50/100 Mbps Backplane PHY RoHS:否 制造商:Texas Instruments 類型:Link Layer Controller 工作電源電壓: 封裝 / 箱體:LQFP 封裝:Tray
TSB14AA1PFBG4 功能描述:1394 接口集成電路 3.3V 1-port 50/100 Mbps Backplane PHY RoHS:否 制造商:Texas Instruments 類型:Link Layer Controller 工作電源電壓: 封裝 / 箱體:LQFP 封裝:Tray
TSB14AA1T 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecomm/Datacomm
TSB14AA1TPFB 功能描述:IC BACKPLANE PHY 3.3V 48-TQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 控制器 系列:- 標(biāo)準(zhǔn)包裝:4,900 系列:- 控制器類型:USB 2.0 控制器 接口:串行 電源電壓:3 V ~ 3.6 V 電流 - 電源:135mA 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:36-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:36-QFN(6x6) 包裝:* 其它名稱:Q6396337A
TSB14C01 制造商:TI 制造商全稱:Texas Instruments 功能描述:5-V IEEE 1394-1995 BACKPLANE TRANSCEIVER/ARBITER
主站蜘蛛池模板: 呼伦贝尔市| 德安县| 贡山| 洪雅县| 宁安市| 张家界市| 上饶县| 庆云县| 辉南县| 昔阳县| 改则县| 莆田市| 滦南县| 武陟县| 北辰区| 东源县| 辽宁省| 灵寿县| 双辽市| 台山市| 阜平县| 抚顺县| 菏泽市| 蒲城县| 新闻| 阿克| 左权县| 额尔古纳市| 大邑县| 太康县| 醴陵市| 虞城县| 深圳市| 沁阳市| 光泽县| 积石山| 鲁山县| 栾城县| 乐平市| 南丹县| 浦东新区|