欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: A40MX04-VQG80A
元件分類: FPGA
英文描述: FPGA, 6000 GATES, PQFP80
封裝: PLASTIC, VQFP-80
文件頁數(shù): 32/78頁
文件大小: 515K
代理商: A40MX04-VQG80A
40MX and 42MX Automotive FPGA Families
1- 34
v3.0
tENZL
Enable Pad Z to LOW
4.8
ns
tENHZ
Enable Pad HIGH to Z
8.2
ns
tENLZ
Enable Pad LOW to Z
8.9
ns
tGLH
G-to-Pad HIGH
4.3
ns
tGHL
G-to-Pad LOW
4.3
ns
tLSU
I/O Latch Set-Up
0.8
ns
tLH
I/O Latch Hold
0.0
ns
tLCO
I/O Latch Clock-to-Out (Pad-to-Pad), 64 Clock Loading
8.6
ns
tACO
Array Clock-to-Out (Pad-to-Pad), 64 Clock Loading
12.2
ns
dTLH
Capacity Loading, LOW to HIGH
0.04
ns/pF
dTHL
Capacity Loading, HIGH to LOW
0.06
ns/pF
Table 1-11 A42MX09 Timing Characteristics (Nominal 5.0V Operation)
Worst-Case Automotive Conditions, VCCA = 4.75V, TJ = 125°C
Parameter
Description
Std. Speed
Units
Min.
Max.
Notes:
1. For dual-module macros, use tPD1 + tRD1 + tPDn, tCO + tRD1 + tPDn, or tPD1 + tRD1 + tSUD, whichever is appropriate.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
device performance. Post-route timing analysis or simulation is required to determine actual performance.
3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be
obtained from the Timer tool.
4. Setup and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/
hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to
the G input subtracts (adds) to the internal setup (hold) time.
5. Delays based on 35 pF loading.
相關PDF資料
PDF描述
A42MX36-1BG272B FPGA, 2438 CLBS, 36000 GATES, PBGA272
A42MX36-1BGG272B FPGA, 2438 CLBS, 36000 GATES, PBGA272
A42MX36-1PQ208B FPGA, 2438 CLBS, 36000 GATES, PQFP208
A42MX36-1PQ240B FPGA, 2438 CLBS, 36000 GATES, PQFP240
A42MX36-1PQG208B FPGA, 2438 CLBS, 36000 GATES, PQFP208
相關代理商/技術參數(shù)
參數(shù)描述
A40MX04-VQG80I 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標準包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應商設備封裝:256-FPBGA(17x17)
A40MX04-VQG80M 制造商:Microsemi Corporation 功能描述:FPGA 6K GATES 547 CELLS 83MHZ/139MHZ 0.45UM 3.3V/5V 80VQFP - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP 制造商:Microsemi Corporation 功能描述:IC FPGA 69 I/O 80VQFP
A40MX09-PL84 制造商:Microsemi SOC Products Group 功能描述:
A40P24 制造商:Pentair Technical Products / Hoffman 功能描述:Panel 37.00x21.00 fits 40.00x2 White, fits 40x24, Steel
A-40P24 制造商:Pentair Technical Products / Hoffman 功能描述:Panel 37.00x21.00 fits 40.00x2 制造商:PENTAIR TECNICAL PRODCUTS 功能描述:Panel 37.00x21.00 fits 40.00x2
主站蜘蛛池模板: 绍兴市| 安阳县| 枣阳市| 泸州市| 屏山县| 南汇区| 襄樊市| 永善县| 乌兰县| 乌拉特前旗| 漳平市| 岑溪市| 连城县| 灵丘县| 南岸区| 天峻县| 荔浦县| 兰考县| 丰台区| 九江市| 游戏| 靖西县| 长沙市| 广灵县| 绥化市| 宝山区| 滨海县| 双鸭山市| 巴彦淖尔市| 罗江县| 玉屏| 辉县市| 丰县| 龙胜| 万荣县| 沭阳县| 广平县| 巴南区| 高清| 临泉县| 汉沽区|