欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: A40MX04-VQG80A
元件分類: FPGA
英文描述: FPGA, 6000 GATES, PQFP80
封裝: PLASTIC, VQFP-80
文件頁數: 39/78頁
文件大小: 515K
代理商: A40MX04-VQG80A
40MX and 42MX Automotive FPGA Families
1- 40
v3.0
TTL Output Module Timing5
tDLH
Data-to-Pad HIGH
4.1
ns
tDHL
Data-to-Pad LOW
4.8
ns
tENZH
Enable Pad Z to HIGH
4.3
ns
tENZL
Enable Pad Z to LOW
4.8
ns
tENHZ
Enable Pad HIGH to Z
8.6
ns
tENLZ
Enable Pad LOW to Z
8.0
ns
tGLH
G-to-Pad HIGH
4.9
ns
tGHL
G-to-Pad LOW
4.9
ns
tLSU
I/O Latch Set-Up
0.8
ns
tLH
I/O Latch Hold
0.0
ns
tLCO
I/O Latch Clock-to-Out (Pad-to-Pad), 64 Clock Loading
9.2
ns
tACO
Array Clock-to-Out (Pad-to-Pad), 64 Clock Loading
17.8
ns
dTLH
Capacity Loading, LOW to HIGH
0.06
ns/pF
dTHL
Capacity Loading, HIGH to LOW
0.05
ns/pF
Table 1-13 A42MX24 Timing Characteristics (Nominal 5.0V Operation)
Worst-Case Automotive Conditions, VCCA = 4.75V, TJ = 125°C
Parameter
Description
Std. Speed
Units
Min.
Max.
Notes:
1. For dual-module macros, use tPD1 + tRD1 + tPDn, tCO + tRD1 + tPDn, or tPD1 + tRD1 + tSUD, whichever is appropriate.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
device performance. Post-route timing analysis or simulation is required to determine actual performance.
3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be
obtained from the Timer tool.
4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/
hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to
the G input subtracts (adds) to the internal setup (hold) time.
5. Delays based on 35 pF loading.
相關PDF資料
PDF描述
A42MX36-1BG272B FPGA, 2438 CLBS, 36000 GATES, PBGA272
A42MX36-1BGG272B FPGA, 2438 CLBS, 36000 GATES, PBGA272
A42MX36-1PQ208B FPGA, 2438 CLBS, 36000 GATES, PQFP208
A42MX36-1PQ240B FPGA, 2438 CLBS, 36000 GATES, PQFP240
A42MX36-1PQG208B FPGA, 2438 CLBS, 36000 GATES, PQFP208
相關代理商/技術參數
參數描述
A40MX04-VQG80I 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現場可編程門陣列) 系列:MX 標準包裝:90 系列:ProASIC3 LAB/CLB數:- 邏輯元件/單元數:- RAM 位總計:36864 輸入/輸出數:157 門數:250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應商設備封裝:256-FPBGA(17x17)
A40MX04-VQG80M 制造商:Microsemi Corporation 功能描述:FPGA 6K GATES 547 CELLS 83MHZ/139MHZ 0.45UM 3.3V/5V 80VQFP - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP 制造商:Microsemi Corporation 功能描述:IC FPGA 69 I/O 80VQFP
A40MX09-PL84 制造商:Microsemi SOC Products Group 功能描述:
A40P24 制造商:Pentair Technical Products / Hoffman 功能描述:Panel 37.00x21.00 fits 40.00x2 White, fits 40x24, Steel
A-40P24 制造商:Pentair Technical Products / Hoffman 功能描述:Panel 37.00x21.00 fits 40.00x2 制造商:PENTAIR TECNICAL PRODCUTS 功能描述:Panel 37.00x21.00 fits 40.00x2
主站蜘蛛池模板: 盐池县| 黑山县| 新闻| 张北县| 平顶山市| 深泽县| 泰兴市| 北宁市| SHOW| 丹寨县| 赫章县| 临武县| 汝南县| 西贡区| 星座| 龙岩市| 青龙| 高青县| 桃园县| 武夷山市| 邮箱| 中超| 浦城县| 吴堡县| 普陀区| 宜春市| 宜宾县| 哈密市| 九龙城区| 苗栗县| 黔西县| 平凉市| 府谷县| 渭源县| 峨眉山市| 始兴县| 临清市| 南汇区| 大关县| 驻马店市| 武强县|