欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: A40MX04-VQG80A
元件分類: FPGA
英文描述: FPGA, 6000 GATES, PQFP80
封裝: PLASTIC, VQFP-80
文件頁數: 77/78頁
文件大?。?/td> 515K
代理商: A40MX04-VQG80A
40MX and 42MX Automotive FPGA Families
1- 4
v3.0
Clock Networks
The 40MX devices have one global clock distribution
network (CLK). A signal can be put on the CLK network
by being routed through the CLKBUF buffer.
In 42MX devices, there are two low-skew, high-fanout
clock distribution networks, referred to as CLKA and
CLKB. Each network has a clock module (CLKMOD) that
can select the source of the clock signal from any of the
following (Figure 1-7):
Externally from the CLKA pad, using CLKBUF
buffer
Externally from the CLKB pad, using CLKBUF
buffer
Internally from the CLKINTA input, using CLKINT
buffer
Internally from the CLKINTB input, using CLKINT
buffer
The clock modules are located in the top row of I/O
modules. Clock drivers and a dedicated horizontal clock
track are located in each horizontal routing channel.
Clock input pads in both 40MX and 42MX devices can
also be used as normal I/Os, bypassing the clock
networks.
The A42MX36 device has four additional register control
resources, called quadrant clock networks (Figure 1-8).
Each quadrant clock provides a local, high-fanout
resource to the contiguous logic modules within its
quadrant of the device. Quadrant clock signals can
originate from specific I/O pins or from the internal array
and can be used as a secondary register clock, register
clear, or output enable.
Figure 1-7 Clock Networks of 42MX Devices
Note: *QCLK1IN, QCLK2IN, QCLK3IN, and QCLK4IN are internally-generated signals.
Figure 1-8 Quadrant Clock Network of A42MX36 Devices
CLKB
CLKA
From
Pads
Clock
Drivers
CLKMOD
CLKINB
CLKINA
S0
S1
Internal
Signal
CLKO(17)
CLKO(16)
CLKO(15)
CLKO(2)
CLKO(1)
Clock Tracks
Quad
Clock
Modul
QCLKA
QCLKB
*QCLK1IN
S0 S1
QCLK1
Quad
Clock
Modul
*QCLK2IN
S0 S1
QCLK2
Quad
Clock
Modul
QCLKC
QCLKD
*QCLK3IN
S0
S1
QCLK3
Quad
Clock
Modul
*QCLK4IN
S0
S1
QCLK4
相關PDF資料
PDF描述
A42MX36-1BG272B FPGA, 2438 CLBS, 36000 GATES, PBGA272
A42MX36-1BGG272B FPGA, 2438 CLBS, 36000 GATES, PBGA272
A42MX36-1PQ208B FPGA, 2438 CLBS, 36000 GATES, PQFP208
A42MX36-1PQ240B FPGA, 2438 CLBS, 36000 GATES, PQFP240
A42MX36-1PQG208B FPGA, 2438 CLBS, 36000 GATES, PQFP208
相關代理商/技術參數
參數描述
A40MX04-VQG80I 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現場可編程門陣列) 系列:MX 標準包裝:90 系列:ProASIC3 LAB/CLB數:- 邏輯元件/單元數:- RAM 位總計:36864 輸入/輸出數:157 門數:250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應商設備封裝:256-FPBGA(17x17)
A40MX04-VQG80M 制造商:Microsemi Corporation 功能描述:FPGA 6K GATES 547 CELLS 83MHZ/139MHZ 0.45UM 3.3V/5V 80VQFP - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA MX SGL CHIP 6K 80-VQFP 制造商:Microsemi Corporation 功能描述:IC FPGA 69 I/O 80VQFP
A40MX09-PL84 制造商:Microsemi SOC Products Group 功能描述:
A40P24 制造商:Pentair Technical Products / Hoffman 功能描述:Panel 37.00x21.00 fits 40.00x2 White, fits 40x24, Steel
A-40P24 制造商:Pentair Technical Products / Hoffman 功能描述:Panel 37.00x21.00 fits 40.00x2 制造商:PENTAIR TECNICAL PRODCUTS 功能描述:Panel 37.00x21.00 fits 40.00x2
主站蜘蛛池模板: 兴义市| 牡丹江市| 常德市| 克东县| 怀仁县| 银川市| 阜平县| 平阴县| 汝城县| 咸丰县| 正镶白旗| 夹江县| 山阴县| 望城县| 呈贡县| 南雄市| 黑龙江省| 长泰县| 焦作市| 红桥区| 永年县| 江油市| 台南县| 象山县| 四平市| 东兰县| 诏安县| 怀安县| 白沙| 永兴县| 博湖县| 兰州市| 洮南市| 临夏县| 榕江县| 鹤山市| 长治县| 永清县| 汝南县| 开鲁县| 天全县|