欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9866BCP
廠商: ANALOG DEVICES INC
元件分類: 通信及網絡
英文描述: Broadband Modem Mixed Signal Front End
中文描述: SPECIALTY TELECOM CIRCUIT, QCC64
封裝: MO-220-VMMD, LFCSP-64
文件頁數: 43/48頁
文件大小: 1647K
代理商: AD9866BCP
AD9866
A hardware
reset can be triggered by pulsing the RESET pin low
for a minimum of 50 ns. The SPI registers are instantly reset to
their default settings upon RESET going low, while the dc offset
calibration and filter tuning routine is initiated upon RESET
returning high. To ensure sufficient power-on time of the
various functional blocks, RESET returning high should occur
no less than 10 ms upon power-up. If a digital reset signal from
a microprocessor reset circuit (such as ADM1818) is not
available, a simple R-C network referenced to DVDD can be
used to hold RESET low for approximately 10 ms upon
power-up.
Rev. 0 | Page 43 of 48
ANALOG AND DIGITAL LOOP-BACK TEST MODES
The AD9866 features analog and digital loop-back capabilities
that can assist in system debug and final test. Analog loop-back
routes the digital output of the ADC back into the Tx data path
prior to the interpolation filters such that the Rx input signal
can be monitored at the output of the TxDAC or IAMP. As a
result, the analog loop-back feature can be used for a half- or
full-duplex interface, to allow testing of the functionality of the
entire IC (excluding the digital data interface).
For example, the user can configure the AD9866 with similar
settings as the target system, inject an input signal (sinusoidal
waveform) into the Rx input, and monitor the quality of the
reconstructed output from the TxDAC or IAMP to ensure a
minimum level of performance. In this test, the user can also
exercise the RxPGA as well as validate the attenuation charac-
teristics of the RxLPF. Note that the RxPGA gain setting should
be selected such that the input does not result in clipping of the
ADC.
Digital loop-back can be used to test the full-duplex digital
interface of the AD9866. In this test, data appearing on the
Tx[5:0] port is routed back to the Rx[5:0] port, thereby
confirming proper bus operation. The Rx port can also be
three-stated for half- and full-duplex interfaces.
Table 26. SPI Registers for Test Modes
Address (Hex)
Bit
0x0D
(7)
(6)
(5)
Description
Analog loop-back
Digital loop-back
Rx port three-state
相關PDF資料
PDF描述
AD9870 IF Digitizing Subsystem
AD9870EB IF Digitizing Subsystem
AD9873 Analog Front End Converter for Set-Top Box, Cable Modem
AD9873-EB Analog Front End Converter for Set-Top Box, Cable Modem
AD9873JS Analog Front End Converter for Set-Top Box, Cable Modem
相關代理商/技術參數
參數描述
AD9866BCPRL 制造商:Analog Devices 功能描述:Mixed Signal Front End 64-Pin LFCSP EP T/R
AD9866BCPZ 功能描述:IC PROCESSOR FRONT END 64LFCSP RoHS:是 類別:RF/IF 和 RFID >> RF 前端 (LNA + PA) 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:250 系列:- RF 型:GPS 頻率:1575.42MHz 特點:- 封裝/外殼:48-TQFP 裸露焊盤 供應商設備封裝:48-TQFP 裸露焊盤(7x7) 包裝:托盤
AD9866BCPZRL 功能描述:IC PROCESSOR FRONT END 64LFCSP RoHS:是 類別:RF/IF 和 RFID >> RF 前端 (LNA + PA) 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:250 系列:- RF 型:GPS 頻率:1575.42MHz 特點:- 封裝/外殼:48-TQFP 裸露焊盤 供應商設備封裝:48-TQFP 裸露焊盤(7x7) 包裝:托盤
AD9866CHIPS 制造商:AD 制造商全稱:Analog Devices 功能描述:Broadband Modem Mixed Signal Front End
AD9866-EB 制造商:Analog Devices 功能描述: 制造商:Analog Devices 功能描述:12B MXFE CONVERTER FOR BROADBAND MODEMS - Bulk
主站蜘蛛池模板: 天峨县| 肇东市| 宜宾市| 陈巴尔虎旗| 晋江市| 亚东县| 仪陇县| 浠水县| 高淳县| 集安市| 织金县| 绥棱县| 英德市| 长白| 宝应县| 吉木萨尔县| 保康县| 屯留县| 渝北区| 会宁县| 东山县| 荆门市| 海原县| 托里县| 台东市| 乌拉特中旗| 东宁县| 遂溪县| 湘潭市| 惠来县| 寿光市| 上饶市| 五大连池市| 溧水县| 玛沁县| 谢通门县| 衡东县| 乌恰县| 柘荣县| 长武县| 黑河市|