欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TSB14AA1T
英文描述: FPGA (Field-Programmable Gate Array)
中文描述: 電信提供商/數據通信
文件頁數: 23/35頁
文件大?。?/td> 224K
代理商: TSB14AA1T
6
3
Table 6
5. Bus Request for Backplane Environment
BIT(s)
NAME
DESCRIPTION
0
Start bit
Indicates the beginning of the transfer (always 1)
1
3
Request type
Indicates the type of bus request (see Table 6
8 for the encoding of this field)
4
5
Request speed
Ignored (set to 00 for cable S100) for backplane environment
6
9
Request priority
Indicates the priority of urgent requests. It is only used with a FairReq request type. All zeros indicate a fair
request.
All ones are reserved (this priority is implied by a PriReq).
Other values are used to indicate the priority of an urgent request.
10
Stop bit
Indicates the end of the transfer (always 0)
For a Read Register Request the length of the LREQ data stream is 9 bits as shown in Table 6
6 (also see
Table 3
2 for the bit definitions).
Table 6
6. Read Request Format
BIT(s)
NAME
DESCRIPTION
0
Start bit
Indicates the beginning of the transfer (always 1).
1
3
Request type
Always a 100 indicating that this is a read register request.
4
7
Address
The address of the PHY register to be read.
8
Stop bit
Indicates the end of the transfer (always 0).
For a Write Register Request the length of the LREQ data stream is 17 bits as shown in Table 6
7 (see Table 3
1
for the bit field format).
Table 6
7. Write Request Format
BIT(s)
NAME
DESCRIPTION
0
Start bit
Indicates the beginning of the transfer (always 1)
1
3
Request type
Always 101b indicating that this is a write register request
4
7
Address
The address of the PHY register to be written to
8
15
Data
The data that is to be written to the specified register address
16
Stop bit
Indicates the end of the transfer (always 0)
The 3-bit request field is defined in Table 6
8.
Table 6
8. Request Field
LREQ1
LREQ2
LREQ3
NAME
DESCRIPTION
0
0
0
ImmReq
Immediate request. When an idle is detected, the PHY takes control of the bus immediately
(no arbitration).
0
1
1
Fair/Urgent Req
Fair or urgent request. The PHY arbitrates after a subaction gap using fair protocol.
Fair/Urgent Req is used for fair transfers with the request priority field differentiating fair and
urgent transfers for the backplane environment.
1
0
0
RdReq
Read register. Returns the specified register contents through a status transfer.
1
0
1
WrReq
Write register. Writes to the specified register.
1
1
0
Reserved
Reserved
1
1
1
LREQ Timing is shown in Figure 6
2. Each cell represents one clock sample time.
相關PDF資料
PDF描述
TSB14C01MHV IC APEX 20KE FPGA 160K 484-FBGA
TSB14C01HV 5-V IEEE 1394-1995 BACKPLANE TRANSCEIVER/ARBITER
TSB21LV03MHV IC APEX 20KE FPGA 200K 484-FBGA
TSB21LV03CHV IEEE 1394-1995 TRIPLE-CABLE TRANSCEIVER/ARBITER
TSB2203X6MMX30M IC APEX 20KE FPGA 200K 240-PQFP
相關代理商/技術參數
參數描述
TSB14AA1TPFB 功能描述:IC BACKPLANE PHY 3.3V 48-TQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 控制器 系列:- 標準包裝:4,900 系列:- 控制器類型:USB 2.0 控制器 接口:串行 電源電壓:3 V ~ 3.6 V 電流 - 電源:135mA 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:36-VFQFN 裸露焊盤 供應商設備封裝:36-QFN(6x6) 包裝:* 其它名稱:Q6396337A
TSB14C01 制造商:TI 制造商全稱:Texas Instruments 功能描述:5-V IEEE 1394-1995 BACKPLANE TRANSCEIVER/ARBITER
TSB14C01A 制造商:TI 制造商全稱:Texas Instruments 功能描述:5-V IEEE 1394-1995 BACKPLANE TRANSCEIVER/ARBITER
TSB14C01AI 制造商:TI 制造商全稱:Texas Instruments 功能描述:5-V IEEE 1394-1995 BACKPLANE TRANSCEIVER/ARBITER
TSB14C01AIPM 制造商:TI 制造商全稱:Texas Instruments 功能描述:5-V IEEE 1394-1995 BACKPLANE TRANSCEIVER/ARBITER
主站蜘蛛池模板: 多伦县| 思南县| 陆川县| 平南县| 应用必备| 义马市| 黄梅县| 浠水县| 龙江县| 固阳县| 博湖县| 金川县| 西平县| 达拉特旗| 曲麻莱县| 墨脱县| 宜州市| 邳州市| 安西县| 繁昌县| 乐至县| 固阳县| 双城市| 称多县| 南皮县| 安溪县| 丰原市| 临安市| 松溪县| 宁海县| 牙克石市| 河东区| 房山区| 苗栗市| 米脂县| 彝良县| 衡阳县| 天镇县| 洛南县| 湘阴县| 四子王旗|