欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9864BCPZRL
廠商: ANALOG DEVICES INC
元件分類: 消費家電
英文描述: IF Digitizing Subsystem
中文描述: SPECIALTY CONSUMER CIRCUIT, QCC48
封裝: LEAD FREE, MO-220VKKD-2, LFCSP-48
文件頁數: 18/44頁
文件大小: 1984K
代理商: AD9864BCPZRL
AD9864
Rev. 0 | Page 18 of 44
PE
PC
PD
DON'T
CARE
DON'T
CARE
DON'T
CARE
DON'T
CARE
DON'T
CARE
DON'T
CARE
DON'T
CARE
DOUTB
D1
D0
D6
D7
D1
D0
D6
D7
R/W
A5
A1
A0
t
S
t
HI
t
LOW
t
DS
t
DH
t
DV
t
EZ
t
CLK
0
Figure 30.
SPI Read Operation Timing
SYNCHRONOUS SERIAL INTERFACE (SSI)
The AD9864 provides a high degree of programmability of its
SSI output data format, control signals, and timing parameters
to accommodate various digital interfaces. In a 3-wire digital
interface, the AD9864 provides a frame sync signal (FS), a clock
output (CLKOUT), and a serial data stream (DOUTA) signal to
the host device. In a 2-wire interface, the frame sync informa-
tion is embedded into the data stream, thus only CLKOUT and
DOUTA output signals are provided to the host device. The SSI
control registers are SSICRA, SSICRB, and SSIORD. Table 8
shows the different bit fields associated with these registers.
The primary output of the AD9864 is the converted I and Q
demodulated signal available from the SSI port as a serial bit
stream contained within a frame. The output frame rate is equal
to the modulator clock frequency (f
CLK
) divided by the digital
filter’s decimation factor that is programmed in the Decimator
Register (0x07). The bit stream consists of an I word followed
by a Q word, where each word is either 24 bits or 16 bits long
and is given MSB first in twos complement form. Two optional
bytes may also be included within the SSI frame following the
Q word. One byte contains the AGC attenuation and the other
byte contains both a count of modulator reset events and an
estimate of the received signal amplitude (relative to full scale
of the AD9864’s ADC). Figure 31 illustrates the structure of the
SSI data frames in a number of SSI modes.
The two optional bytes are output if the EAGC bit of SSICRA is
set. The first byte contains the 8-bit attenuation setting (0 = no
attenuation, 255 = 24 dB of attenuation), while the second byte
contains a 2-bit reset field and 6-bit received signal strength
field. The reset field contains the number of modulator reset
events since the last report, saturating at 3. The received signal
strength (RSSI) field is a linear estimate of the signal strength at
the output of the first decimation stage; 60 corresponds to a
full-scale signal.
The two optional bytes follow the I and Q data as a 16-bit word
provided that the AAGC bit of SSICRA is not set. If the AAGC
bit is set, the two bytes follow the I and Q data in an alternating
fashion. In this alternate AGC data mode, the LSB of the byte
containing the AGC attenuation is a 0, while the LSB of the
byte containing reset and RSSI information is always a 1.
In a 2-wire interface, the embedded frame sync bit (EFS) within
the SSICRA register is set to 1. In this mode, the framing
information is embedded in the data stream, with each eight
bits of data surrounded by a start bit (low) and a stop bit (high),
and each frame ends with at least 10 high bits. FS remains
either low or three-stated (default), depending on the state of
the SFST bit. Other control bits can be used to invert the frame
sync (SFSI), to delay the frame sync pulse by one clock period
(SLFS), to invert the clock (SCKI), or to three-state the clock
(SCKT). Note that if EFS is set, SLFS is a Don’t Care.
24-BIT I AND Q, EAGC = 0, AAGC = X:48 DATA BITS
I(23:0)
24-BIT I AND Q, EAGC = 1, AAGC = 0:64 DATA BITS
I(23:0)
16-BIT I AND Q, EAGC = 0, AAGC = X:32 DATA BITS
I(15:0)
16-BIT I AND Q, EAGC = 0, AAGC = 0:32 DATA BITS
16-BIT I AND Q, EAGC = 1, AAGC = 1:40 DATA BITS
RESET COUNT
RESET COUNT
I(15:0)
Q(15:0)
Q(15:0)
I(15:0)
ATTN(7:1)
Q(15:0)
I(15:0)
Q(15:0)
Q(23:0)
Q(23:0)
ATTN(7:0)
ATTN(7:0)
SSI(5:1)
SSI(5:0)
SSI(5:0)
1
0
0
Figure 31.
SSI Frame Structure
The SSIORD register controls the output bit rate (f
CLKOUT
) of the
serial bit stream. f
CLKOUT
can be set equal to the modulator clock
frequency (f
CLK
) or an integer fraction of it. It is equal to f
CLK
divided by the contents of the SSIORD register. Note that f
CLKOUT
should be chosen such that it does not introduce harmful spurs
within the pass band of the target signal. Users must verify that
the output bit rate is sufficient to accommodate the required
number of bits per frame for a selected word size and decimation
factor. Idle (high) bits are used to fill out each frame.
相關PDF資料
PDF描述
AD9866BCPRL Broadband Modem Mixed Signal Front End
AD9866CHIPS Broadband Modem Mixed Signal Front End
AD9866 Broadband Modem Mixed Signal Front End
AD9866-EB Broadband Modem Mixed Signal Front End
AD9866BCP Broadband Modem Mixed Signal Front End
相關代理商/技術參數
參數描述
AD9864-EB 制造商:Analog Devices 功能描述:
AD9864-EBZ 功能描述:BOARD EVAL FOR AD9864 制造商:analog devices inc. 系列:- 零件狀態:有效 類型:數字轉換器 頻率:10MHz ~ 300MHz 配套使用產品/相關產品:AD9864 所含物品:板 標準包裝:1
AD9865 制造商:AD 制造商全稱:Analog Devices 功能描述:Broadband Modem Mixed-Signal Front End
AD9865BCP 制造商:Analog Devices 功能描述:Mixed Signal Front End 64-Pin LFCSP EP 制造商:Analog Devices 功能描述:MIXED SGNL FRONT END 64LFCSP EP - Trays 制造商:Analog Devices 功能描述:10BIT MIXED SIGNAL CONVERTER 9865
AD9865BCPRL 制造商:Analog Devices 功能描述:Mixed Signal Front End 64-Pin LFCSP EP T/R
主站蜘蛛池模板: 固阳县| 大洼县| 萝北县| 武穴市| 当阳市| 门源| 洛扎县| 海南省| 黎川县| 香河县| 临武县| 石楼县| 钦州市| 吐鲁番市| 桃江县| 安岳县| 融水| 大悟县| 巴中市| 泸水县| 大同县| 通山县| 梧州市| 平果县| 琼海市| 湖北省| 梁平县| 正宁县| 满城县| 东辽县| 山西省| 文成县| 孟村| 桓仁| 双牌县| 岳普湖县| 惠水县| 井冈山市| 客服| 肥城市| 手游|