欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADSP-21266SKSTZ-2D
廠商: ANALOG DEVICES INC
元件分類: 數字信號處理
英文描述: SHARC Embedded Processor
中文描述: 16-BIT, 66.67 MHz, OTHER DSP, PQFP144
封裝: ROHS COMPLIANT, MS-026BFB, LQFP-144
文件頁數: 11/44頁
文件大小: 426K
代理商: ADSP-21266SKSTZ-2D
ADSP-21266
Rev. B
|
Page 11 of 44
|
May 2005
PIN FUNCTION DESCRIPTIONS
ADSP-21266 pin definitions are listed below. Inputs identified
as synchronous (S) must meet timing requirements with respect
to CLKIN (or with respect to TCK for TMS, TDI). Inputs iden-
tified as asynchronous (A) can be asserted asynchronously to
CLKIN (or to TCK for TRST). Tie or pull unused inputs to
V
DDEXT
or GND, except for the following:
DAI_Px, SPICLK, MISO, MOSI, EMU, TMS,TRST, TDI
and AD15
0 (NOTE: These pins have internal pull-up
resistors.)
The following symbols appear in the Type column of
Table 3
:
A = asynchronous, G = ground, I = input, O = output,
P = power supply, S = synchronous, (A/D) = active drive,
(O/D) = open drain, and T = three-state.
Table 3. Pin Descriptions
Pin
AD15
0
Type
I/O/T
State During and
After Reset
Rev. 0.1 silicon—
AD15
0 pins are
driven low both
during and after
reset.
Rev. 0.2 silicon—
AD15
0 pins are
three-stated and
pulled high both
during and after
reset.
Function
Parallel Port Address/Data.
The ADSP-21266 parallel port and its corresponding
DMA unit output addresses and data for peripherals on these multiplexed pins. The
multiplex state is determined by the ALE pin. The parallel port can operate in either
8-bit or 16-bit mode. Each AD pin has a 22.5 k
internal pull-up resistor. See
Address
Data Modes on Page 14
for details of the AD pin operation.
For 8-bit mode: ALE is automatically asserted whenever a change occurs in the
upper 16 external address bits, A23
8; ALE is used in conjunction with an external
latch to retain the values of the A23
8.
For 16-bit mode: ALE is automatically asserted whenever a change occurs in the
address bits, A15
0; ALE is used in conjunction with an external latch to retain the
values of the A15
0. To use these pins as flags (FLAG15
0) set (=1) Bit 20 of the
SYSCTL register and disable the parallel port. See
Table 4 on Page 14
for a list of how
the AD15
0 pins map to the flag pins. When configured in the IDP_PDAP_CTL
register, the IDP Channel 0 can use these pins for parallel input data.
Parallel Port Read Enable.
RD is asserted low whenever the DSP reads 8-bit or
16-bit data from an external memory device. When AD15
0 are flags, this pin
remains deasserted.
Parallel Port Write Enable.
WR is asserted low whenever the DSP writes 8-bit or
16-bit data to an external memory device. When AD15
0 are flags, this pin remains
deasserted.
Parallel Port Address Latch Enable.
ALE is asserted whenever the DSP drives a
new address on the parallel port address pin. On reset, ALE is active high. However,
it can be reconfigured using software to be active low. When AD15
0 are flags, this
pin remains deasserted.
Flag Pins.
Each FLAG pin is configured via control bits as either an input or output.
As an input, it can be tested as a condition. As an output, it can be used to signal
external peripherals. These pins can be used as an SPI interface slave select output
during SPI mastering. These pins are also multiplexed with the IRQx and the TIMEXP
signals.
In SPI master boot mode, FLAG0 is the slave select pin that must be connected to
an SPI EPROM. FLAG0 is configured as a slave select during SPI master boot. When
Bit 16 is set (=1) in the SYSCTL register, FLAG0 is configured as IRQ0.
When Bit 17 is set (=1) in the SYSCTL register, FLAG1 is configured as IRQ1.
When Bit 18 is set (=1) in the SYSCTL register, FLAG2 is configured as IRQ2.
When Bit 19 is set (=1) in the SYSCTL register, FLAG3 is configured as TIMEXP, which
indicates that the system timer has expired.
RD
O
Output only, driven
high
1
WR
O
Output only, driven
high
1
ALE
O
Output only, driven
low
1
FLAG3
0
I/O/A
Three-state
相關PDF資料
PDF描述
ADSP-21363 SHARC Processor
ADSP-21363SBBC-ENG SHARC Processor
ADSP-21363SBBCZENG SHARC Processor
ADSP-21364 SHARC Processor
ADSP-21364SBBC-ENG SHARC Processor
相關代理商/技術參數
參數描述
ADSP-21267 制造商:AD 制造商全稱:Analog Devices 功能描述:Preliminary Technical Data
ADSP-21267SKBCZ-X 制造商:AD 制造商全稱:Analog Devices 功能描述:Preliminary Technical Data
ADSP-21267SKSTZ-X 制造商:AD 制造商全稱:Analog Devices 功能描述:Preliminary Technical Data
ADSP-21362 制造商:AD 制造商全稱:Analog Devices 功能描述:SHARC Processor
adsp-21362bbc-1aa 制造商:Analog Devices 功能描述:
主站蜘蛛池模板: 合川市| 田林县| 泉州市| 西乌珠穆沁旗| 图片| 新巴尔虎右旗| 都兰县| 海原县| 汝城县| 太仓市| 淳化县| 北辰区| 苍溪县| 瑞昌市| 延川县| 民权县| 广河县| 大同市| 长沙市| 澎湖县| 太康县| 通海县| 永吉县| 义乌市| 扶绥县| 扎囊县| 竹北市| 张家川| 奇台县| 微博| 和龙市| 新野县| 礼泉县| 子长县| 防城港市| 遂川县| 六安市| 视频| 汝城县| 容城县| 泸溪县|