欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS1559-CBE2
廠商: Gennum Corporation
英文描述: GS1559 HD-LINX-TM II Multi-Rate Deserializer with Loop-Through Cable Driver
中文描述: GS1559的HD - LINX進程,商標第二多速率解串器與環通電纜驅動器
文件頁數: 27/74頁
文件大?。?/td> 686K
代理商: GS1559-CBE2
GS1559 Data Sheet
30572 - 4
July 2005
27 of 74
4.2.1 Input Signal Selection
A 2x1 input multiplexer is provided to allow the application layer to select between
the two serial digital input streams using a single external pin. When IP_SEL is set
HIGH, serial digital input 1 (DDI1 / DDI1) is selected as the input to the GS1559's
reclocker stage. When IP_SEL is set LOW, serial digital input 2 (DDI2 / DDI2) is
selected.
4.2.2 Carrier Detect Input
For each of the differential inputs, an associated carrier detect input signal is
included, (CD1 and CD2). These signals are generated by Gennum's family of
automatic cable equalizers.
When LOW, CDx indicates that a valid serial digital data stream is being delivered
to the GS1559 by the equalizer. When HIGH, the serial digital input to the device
should be considered invalid. If no equalizer precedes the device, the application
layer should set CD1 and CD2 accordingly.
A 2x1 input multiplexer is also provided for these signals. The internal
carrier_detect signal is determined by the setting of the IP_SEL pin and is used by
the lock detect block of the GS1559 to determine the lock status of the device, (see
Lock Detect on page 31
).
4.2.3 Single Input Configuration
If the application requires a single differential input, the DDI pin for the second set
of inputs and the associated carrier detect should be tied HIGH. The DDI pin may
be left unconnected, and the termination pin should be AC terminated to ground.
4.3 Serial Digital Reclocker
The output of the 2x1 serial digital input multiplexer passes to the GS1559's
internal reclocker stage. The function of this block is to lock to the input data
stream, extract a clean clock, and retime the serial digital data to remove high
frequency jitter.
The reclocker was designed with a 'hexabang' phase and frequency detector. That
is, the PFD used can identify six 'degrees' of phase / frequency misalignment
between the input data stream and the clock signal provided by the VCO, and
correspondingly signal the charge pump to produce six different control voltages.
This results in fast and accurate locking of the PLL to the data stream.
In master mode, the operating center frequency of the reclocker is toggled between
270Mb/s and 1.485Gb/s by the lock detect block, (see
Lock Detect on page 31
). In
slave mode, however, the center frequency is determined entirely by the SD/HD
input control signal set by the application layer.
If lock is achieved, the reclocker provides an internal pll_lock signal to the lock
detect block of the device.
相關PDF資料
PDF描述
GS2905 500mA CMOS LDO Voltage Regulator
GS2905X15 500mA CMOS LDO Voltage Regulator
GS2905X18 500mA CMOS LDO Voltage Regulator
GS2905X25 500mA CMOS LDO Voltage Regulator
GS2905X33 500mA CMOS LDO Voltage Regulator
相關代理商/技術參數
參數描述
GS1560 制造商:GENNUM 制造商全稱:GENNUM 功能描述:HD-LINX II Voltage Controlled Oscillator
GS1560A 制造商:Gennum Corporation 功能描述:
GS1560A_07 制造商:GENNUM 制造商全稱:GENNUM 功能描述:Dual-Rate Deserializer
GS1560A_09 制造商:GENNUM 制造商全稱:GENNUM 功能描述:HD-LINX II Dual-Rate Deserializer
主站蜘蛛池模板: 穆棱市| 牟定县| 柞水县| 驻马店市| 桂东县| 荃湾区| 开江县| 康马县| 天长市| 绥德县| 庆安县| 阳泉市| 张家界市| 黄石市| 尖扎县| 邓州市| 闻喜县| 广东省| 黄平县| 天祝| 蚌埠市| 奉新县| 永昌县| 策勒县| 绥棱县| 九台市| 安塞县| 弋阳县| 汤阴县| 招远市| 偃师市| 双鸭山市| 稷山县| 定西市| 额尔古纳市| 高安市| 庆阳市| 尤溪县| 麟游县| 南陵县| 南阳市|