欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MC68B912B32FU8
廠商: MOTOROLA INC
元件分類: 微控制器/微處理器
英文描述: 16-Bit Microcontroller
中文描述: 16-BIT, FLASH, 8 MHz, MICROCONTROLLER, PQFP80
封裝: QFP-80
文件頁數: 99/128頁
文件大小: 748K
代理商: MC68B912B32FU8
MC68HC912B32
MC68HC912B32TS/D
MOTOROLA
99
14.3 Loopback Modes
Two loopback modes are used to determine the source of bus faults.
Digital Loopback
is used to determine if a bus fault has been caused by failure in the node’s internal
circuits or elsewhere in the network, including the node’s analog physical interface. In this mode, the
receive digital input (RxPD) is disconnected from the analog transceiver’s receive output. RxPD is then
connected internally to the transmit digital output (TxPD) to form the loopback connection. The analog
transceiver’s transmit input is still driven by TxPD in this mode.
Analog Loopback
is used to determine if a bus fault has been caused by a failure in the node's off-chip
analog transceiver or elsewhere in the network. The BDLC analog loopback mode does not modify the
digital transmit or receive functions of the BDLC. It does, however, ensure that once analog loopback
mode is exited, the BDLC will wait for an idle bus condition before participation in network communica-
tion resumes. If the off-chip analog transceiver has a loopback mode, it usually causes the input to the
output drive stage to be looped back into the receiver, allowing the node to receive messages it has
transmitted without driving the J1850 bus. In this mode, the output to the J1850 bus is typically high
impedance. This allows the communication path through the analog transceiver to be tested without in-
terfering with network activity. Using the BDLC analog loopback mode in conjunction with the analog
transceiver's loopback mode ensures that, once the off-chip analog transceiver has exited loopback
mode, the BDLC will not begin communicating before a known condition exists on the J1850 bus.
14.4 BDLC Registers
Eight registers are available for controlling operation of the BDLC and for communicating data and sta-
tus information. A full description of each register follows.
IMSG — Ignore Message
Disables the receiver until a new start-of-frame (SOF) is detected.
0 = Enable Receiver
1 = Disable Receiver
CLKS — Clock Select
Designates nominal BDLC operating frequency (f
bdlc
) for J1850 bus communication and automatic ad-
justment of symbol time.
0 = Integer frequency (1 MHz)
1 = Binary frequency (1.048576 MHz)
R1, R0 — Rate Select
Determines the divisor of the MCU system clock frequency (f
TCLKS
) to form the BLDC operating fre-
quency (f
BDLC
). These bits may be written only once after reset.
The selected value depends upon the MCU system clock frequency according to
Table 32
or
Table 33
.
BCR1 —
BDLC Control Register 1
$00F8
Bit 7
6
5
4
3
2
1
Bit 0
IMSG
CLCKS
R1
R0
0
0
IE
WCM
RESET:
1
1
1
0
0
0
0
0
相關PDF資料
PDF描述
MC68C912B32CFU8 16-Bit Microcontroller
MC68CK338 Highly Integrated, Low-Power, 32-Bit Microcontroller
MC68EC060 32-Bit Microprocessors.(32位微處理器)
MC68EN360RC25V QUad Integrated Communications Controller Users Manual
MC68EN360CFE25 QUad Integrated Communications Controller Users Manual
相關代理商/技術參數
參數描述
MC68BOOL 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:8-BIT MICROPROCESSING UNIT (MPU)
MC68BOOP 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:8-BIT MICROPROCESSING UNIT (MPU)
MC68BOOS 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:8-BIT MICROPROCESSING UNIT (MPU)
MC68C812A4 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Technical Supplement MC68C812A4 3.3V Electrical Characteristics
MC68C912B32CFU8 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:16-Bit Microcontroller
主站蜘蛛池模板: 古浪县| 琼中| 丰台区| 白水县| 五峰| 黑龙江省| 芒康县| 宝山区| 卢氏县| 榕江县| 会理县| 西平县| 云和县| 濉溪县| 长寿区| 恩施市| 滦平县| 贡觉县| 湘西| 新民市| 自治县| 敦化市| 革吉县| 绥滨县| 东台市| 平塘县| 连平县| 克拉玛依市| 报价| 青州市| 红安县| 富宁县| 石嘴山市| 岳西县| 财经| 咸丰县| 东港市| 仁布县| 龙泉市| 特克斯县| 上饶县|